Article ID Journal Published Year Pages File Type
544598 Microelectronic Engineering 2011 4 Pages PDF
Abstract

Thanks to their outstanding electrical properties [1] and [2], carbon nanotubes (CNTs) are promising candidate to replace Cu in advanced interconnects [3], [4], [5], [6], [7] and [8]. In damascene based CNT via integration scheme, CNTs growth occurs on the whole surface of the wafers: in vias, but also on top surfaces [5]. CNTs on top are subsequently removed by polishing. In this paper, an alternative integration scheme is proposed which avoids CNTs on top. Thanks to careful choice of top surface (TiN) and bottom electrode (doped silicon) materials, CNT growth occurs only in vias. Dense growth (6 × 1011 CNTs/cm2) of small multi wall CNTs is achieved in vias over doped poly-silicon lines. Good encapsulation of CNTs is obtained with SACVD SiO2 or ALD Al2O3 materials. Thanks to polishing of emerging CNTs, planarized CNT vias are obtained. Initial electrical measurements by conductive AFM show the conductivity of these CNT vias.

Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, , , , , , , , , , , , , , , ,