Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
544896 | Microelectronic Engineering | 2009 | 4 Pages |
Abstract
A new “smart” algorithm with adaptive testing is developed for automatically monitoring gate dielectric degradation during CVS using SILC. In this approach, stress current is monitored with a sampling rate as fast as ∼2 ms/point while SILC data are collected based on stress current changes and/or time intervals. This automated test was applied to study degradation of nMOS transistors with TiN/HfO2 gate stacks where changes in the SILC data correlate directly with transitions in the stress current. From this SILC data, the differential resistance can be extracted and used to monitor conductivity throughout the degradation phase until breakdown.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Chadwin D. Young, Gennadi Bersuker, Joey Tun, Rino Choi, Dawei Heh, Byoung Hun Lee,