Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
6942178 | Integration, the VLSI Journal | 2018 | 12 Pages |
Abstract
In this paper, we introduce the Multiple-Output Monotonic CMOS (M2CMOS) logic style, which is applied on the design of a high-performance and energy-efficient 64-bit incrementer/decrementer circuit. M2CMOS is proposed as an enhancement to standard monotonic-static logic and a viable alternative to domino logic for high-performance applications. A simulation-based comparative analysis at the 32â¯nm concludes that, compared to other state-of-the-art designs, the proposed incrementer/decrementer achieves the best results in terms of gate/transistor count, delay, energy-delay-product and standby power.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
Dimitrios Balobas, Nikos Konofaos,