Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
9670348 | Microelectronic Engineering | 2005 | 6 Pages |
Abstract
A self-aligned nickel-silicide process to reduce parasitic source and drain resistances in ultra-thin-body silicon-on-insulator (UTB-SOI)-MOSFETs is investigated. An optimized nickel-silicide process sequence including nickel sputter deposition, rapid thermal diffusion and compatible silicon nitride (Si3N4) spacers is demonstrated in UTB-SOI n-MOSFETs. Transistor on-currents and source/drain-resistivity are extracted from output and transfer characteristics and compared for various device layer thicknesses from 80Â nm down to 15Â nm. On-currents are improved up to a factor of 100 for the thinnest transistors by the introduction of self-aligned NiSi. Front and back gate interface qualities are extracted to evaluate their potential impact on mobility and on-currents specifically for ultra-thin devices.
Keywords
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
M. Schmidt, T. Mollenhauer, H.D.B. Gottlob, T. Wahlbrink, J.K. Efavi, L. Ottaviano, S. Cristoloveanu, M.C. Lemme, H. Kurz,