Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
9670581 | Microelectronic Engineering | 2005 | 5 Pages |
Abstract
An SEM based direct write electron beam lithography was used to pattern structures in the sub 100 nm range. Special emphasis was put on the pattern transfer which is accomplished by high-density plasma etching using hard masks and subsequent resist free silicon patterning with a high density HBr/O2 plasma. This enabled transistor channels as thin as 1 nm to be produced. Together with standard CMOS production processes NMOS and PMOS transistors with gate lengths down to 48 nm have been fabricated and electrically characterized. In this way recessed channel SOI transistors with channel thicknesses below 10 nm and gate lengths smaller than 50 nm have been achieved for the first time.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
L. Dreeskornfeld, J. Hartwich, F. Hofmann, J. Kretz, E. Landgraf, R.J. Luyken, W. Rösner, R. Schröter, T. Schulz, M. Specht, M. Städele, W. Weber, L. Risch,