Article ID Journal Published Year Pages File Type
539917 Microelectronic Engineering 2007 10 Pages PDF
Abstract

The present paper proposes for the first time, a novel design methodology based on the optimization of source/drain extension (SDE) regions to significantly improve the trade-off between intrinsic voltage gain (AVO) and cut-off frequency (fT) in nanoscale double gate (DG) devices. Our results show that an optimally designed 25 nm gate length SDE region engineered DG MOSFET operating at drain current of 10 μA/μm, exhibits up to 65% improvement in intrinsic voltage gain and 85% in cut-off frequency over devices designed with abrupt SDE regions. The influence of spacer width, lateral source/drain doping gradient and symmetric as well as asymmetrically designed SDE regions on key analog figures of merit (FOM) such as transconductance (gm), transconductance-to-current ratio (gm/Ids), Early voltage (VEA), output conductance (gds) and gate capacitances are examined in detail. The present work provides new opportunities for realizing future low-voltage/low-power analog circuits with nanoscale SDE engineered DG MOSFETs.

Related Topics
Physical Sciences and Engineering Computer Science Hardware and Architecture
Authors
, ,