Article ID | Journal | Published Year | Pages | File Type |
---|---|---|---|---|
9670584 | Microelectronic Engineering | 2005 | 5 Pages |
Abstract
This paper presents a process for the co-fabrication of self-aligned NMOS and single electron transistors made by gated polysilicon wires. The realization of SET-MOS hybrid architectures is also reported. The proposed process exploits an original low energy “hot” ion implantation for the doping of the 10Â nm ultra-thin nano-grain polysilicon wire that serves for building the single electron transistors. Standard MOSFET characteristics and charge trapping, inducing hysteresis in the IDS-VGS characteristics of the polysilicon wires, are reported.
Related Topics
Physical Sciences and Engineering
Computer Science
Hardware and Architecture
Authors
S. Ecoffey, V. Pott, S. Mahapatra, D. Bouvet, P. Fazan, A.M. Ionescu,