کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
460248 696320 2016 15 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Fully pipelined real time hardware solution for High Efficiency Video Coding (HEVC) intra prediction
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
Fully pipelined real time hardware solution for High Efficiency Video Coding (HEVC) intra prediction
چکیده انگلیسی

A fully pipelined hardware accelerator for the High Efficiency Video Coding (HEVC) intra prediction is presented in this paper in order to reduce the computation complexity coming with this module and to accelerate the concerned calculations. Two reconfigurable structures are developed in this paper, the first one concerns angular modes and is identified as Processing Element for Angular (PEA) modes, the other is made in order to handle with the Planar mode and is identified as Processing Element for the Planar (PEP) mode. Each structure is repeated in five paths, that our architecture composed of, working in parallel way. This architecture supports all intra prediction modes for all prediction unit sizes. The synthesis results show that our design can run at 219 MHz for Xilinx Virtex 6 and is capable to process real time 110 1080p frames per second or 24 4K frames per second.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Journal of Systems Architecture - Volume 64, March 2016, Pages 133–147
نویسندگان
, ,