کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
540291 871304 2008 10 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A Viterbi decoder architecture for a standard-agile and reprogrammable transceiver
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
A Viterbi decoder architecture for a standard-agile and reprogrammable transceiver
چکیده انگلیسی

This paper presents a Viterbi decoder (VD) architecture for a programmable data transmission system, implemented using a Field Programmable Gate Array (FPGA) device. This VD has been conceived as a building block of a software defined radio (SDR) mobile transceiver, reconfigurable on request and capable to provide agility in choosing between different standards. UMTS and GPRS Viterbi decoding is achieved by choosing different coding rates and constraint lengths, and the possibility to switch, at run time, between them guarantees a high degree of programmability. The architecture has been tested and verified with a Xilinx XC2V2000 FPGA for providing a generalized co-simulation/co-design testbed. The results show that this decoder can sustain an uncoded data rate of about 2 Mbps, with an area occupancy of 46%, due to the efficient resources reuse.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Integration, the VLSI Journal - Volume 41, Issue 2, February 2008, Pages 161–170
نویسندگان
, , , ,