کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
540531 871316 2011 12 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
From defects creation to circuit reliability – A bottom-up approach (invited)
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
From defects creation to circuit reliability – A bottom-up approach (invited)
چکیده انگلیسی

This paper presents a theoretical framework about interface states creation rate from Si–H bonds at the Si/SiO2 interface. It includes three mains ways of bond breaking. In the first case, the bond can be broken thanks to the bond ground state rising with an electrical field. In the two others cases, incident carriers will play the main role either if there are very energetic or very numerous but less energetic. This concept allows us physically modeling the reliability of MOSFET transistors, and particularly NBTI permanent part, and Channel Hot Carrier (CHC) to Cold Carrier (CCC) damage. Finally, the translation of these physical models into reliability spice models is discussed. These models pave the way to Design-in Reliability (DiR) approach which seeks to provide a quantitative assessment of reliability – CMOS device reliability in this case – at design stage thereby enabling judicious margins to be taken beforehand.

Figure optionsDownload as PowerPoint slide

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronic Engineering - Volume 88, Issue 7, July 2011, Pages 1396–1407
نویسندگان
, , , ,