کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
6942203 1450223 2018 12 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Energy efficient implementation of multi-phase quasi-adiabatic Cyclic Redundancy Check in near field communication
ترجمه فارسی عنوان
پیاده سازی انرژی کارآمد فشرده سازی سیسیک شبه آدیابات چند فاز در ارتباطات نزدیک میدان
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
چکیده انگلیسی
Ultra-low power operation in power-limited portable devices (e.g. cell phone and smartcard) is paramount. Existing conventional CMOS consume high energy. The adiabatic logic technique has the potential of rendering energy efficient operation. In this paper, a multi-phase quasi-adiabatic implementation of 16-bit Cyclic Redundancy Check (CRC) is proposed, compliant with the ISO/IEC-14443 standard for contactless smart cards. In terms of a number of CRC bits, the design is scalable and all generator polynomials and initial load values can be accommodated. The CRC design is used as a vehicle to evaluate a range of adiabatic logic styles and power-clock strategies. The effects of voltage scaling and variations in Process-Voltage-Temperature (PVT) are also investigated providing an insight into the robustness of adiabatic logic styles. PFAL and IECRL designs using a 4-phase power-clock are shown to be both the most energy-efficient and robust designs.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Integration - Volume 62, June 2018, Pages 341-352
نویسندگان
, , ,