کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
453832 695028 2010 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A throughput maximised parallel architecture for 2D fast Discrete Pascal Transform
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
A throughput maximised parallel architecture for 2D fast Discrete Pascal Transform
چکیده انگلیسی

In this paper, we present a fully pipelined parallel implementation of a two dimensional (2D) Discrete Pascal Transform (DPT). Our approach first makes use of the properties of the Kronecker product and the vec operation on matrices to form an alternate 2D DPT representation suitable for column parallel computation. Next, we lend ourselves to the results from Skodras’ work in 1D DPT to achieve the final architecture for fast 2D DPT. With a fully pipelined implementation, the architecture possesses an initial latency of 2(N-1)2(N-1) clock cycles and a maximum throughput of one complete two dimensional transform every clock cycle, given any input matrix of size N×NN×N. To evaluate our work, our results obtained from actual FPGA implementation were benchmarked against results from other previous works.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Computers & Electrical Engineering - Volume 36, Issue 3, May 2010, Pages 585–591
نویسندگان
, , ,