کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
454693 695272 2015 10 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Design of parallel conversion multichannel analog to digital converter for scan time reduction of programmable logic controller using FPGA
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
Design of parallel conversion multichannel analog to digital converter for scan time reduction of programmable logic controller using FPGA
چکیده انگلیسی


• Programmable logic controller deals with analog signals using analog input module.
• Its scan time depends on the number of analog signal to be processed.
• Reduction in conversion time of analog to digital converter reduces scan time.
• Field programmable gate array based analog input module reduces conversion time.
• Reduction in conversion time reduces scan time.

The execution speed of a programmable logic controller (PLC) depends upon the number of analog and digital input it scans, complication in ladder diagram and the time to store the ladder diagram outputs in memory. Next to the ladder diagram, scanning of analog signals consume enough time as they have to be converted into digital. The two facts that limit the conversion speed is that the processor used for analog signal scanning can process only one channel at a time and the multichannel analog to digital converter (ADC) has digital output for only one channel. The hardware nature of field programmable gate array (FPGA) allows simultaneous conversion of all the analog signals into digital and storage of digital data in block RAM. The proposed design discusses the design of multichannel ADC using FPGA. The simulation result shows that the conversion time of ‘n’ channel ADC is 13.17 μs. This increases the PLC execution speed.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Computer Standards & Interfaces - Volume 39, March 2015, Pages 12–21
نویسندگان
, ,