کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
455132 695344 2012 11 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A single-cycle output buffered router with layered switching for Networks-on-Chips
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
A single-cycle output buffered router with layered switching for Networks-on-Chips
چکیده انگلیسی

We present a single-cycle output buffered router based on layered switching for networks on chips (NoCs). Different from state-of-the-art NoC routers, the router has three important characteristics: (1) It employs layered switching, which implements wormhole on top of virtual cut-through (VCT) switching; (2) In contrast to input buffered architectures, it adopts an output buffered architecture; (3) It is single cycle, meaning that the router pipeline takes only one cycle for all flits. Experimental results show that the router achieves up to 80% of ideal network throughput under uniform random traffic pattern. Compared with wormhole switching, layered switching achieves up to 36.9% latency reduction for 12-flit packets under uniform random traffic with an injection rate of 0.5 flit/cycle/node. Under 65 nm technology synthesized results show that its critical path has only 20 logic gates, and it reduces 11% area compared to the input virtual-channel router with the same buffer capacity.

Figure optionsDownload as PowerPoint slideHighlights
► A single-cycle output buffered router with layered switching is presented.
► The router achieves up to 80% throughput under uniform random traffic pattern.
► Layered switching achieves up to 36.9% latency reduction for 12-flit packet.
► It reduces 11% area overhead, and its critical path is only 20 logical gates.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Computers & Electrical Engineering - Volume 38, Issue 4, July 2012, Pages 906–916
نویسندگان
, , , , ,