کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
457989 696090 2010 12 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Efficient architectures for 3D HWT using dynamic partial reconfiguration
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
Efficient architectures for 3D HWT using dynamic partial reconfiguration
چکیده انگلیسی

This paper presents the design and implementation of three dimensional (3D) Haar wavelet transform (HWT) with transpose based computation and dynamic partial reconfiguration (DPR) mechanism on field programmable gate array (FPGA). Due to the separability property of the multi-dimensional HWT, the proposed architecture has been implemented using a cascade of three N  -point one dimensional (1D) HWT and two transpose memories for a 3D volume of N×N×NN×N×N suitable for real-time 3D medical imaging applications. These applications require continuous hardware servicing, hence DPR has been introduced. Two architectures were synthesised using VHDL and implemented on Xilinx Virtex-5 FPGAs. Experimental results and comparisons between different configurations using partial and non-partial reconfiguration processes and a detailed performance analysis of the area, power consumption and maximum frequency are analysed in this paper.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Journal of Systems Architecture - Volume 56, Issue 8, August 2010, Pages 305–316
نویسندگان
, , , ,