کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
460802 696443 2008 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
An area-efficient VLSI implementation for programmable FIR filters based on a parameterized divide and conquer approach
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
An area-efficient VLSI implementation for programmable FIR filters based on a parameterized divide and conquer approach
چکیده انگلیسی

In this paper, we propose an optimal VLSI implementation for a class of programmable FIR filters with binary coefficients, whose architecture is based on a parameterized divide and conquer approach. The proposed design is shown to be easily extendable to FIR filters with multibit coefficients of arbitrary sign. The area efficiency achieved in comparison to direct form realization is demonstrated by VLSI implementation examples, synthesized in TSMC 0.18-μm single poly six metal layer CMOS process using state-of-art VLSI EDA tools. The possible saving in average power consumption is estimated using gate-level power analysis. Suggestions for applications and topics for further research conclude the paper.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Journal of Systems Architecture - Volume 54, Issue 12, December 2008, Pages 1122–1128
نویسندگان
, ,