کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
460954 696492 2014 13 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
System-level performance analysis of multiprocessor system-on-chips by combining analytical model and execution time variation
ترجمه فارسی عنوان
سیستم تجزیه و تحلیل عملکرد سیستم چند پردازنده بر روی تراشه ها با ترکیب مدل تحلیلی و تغییر زمان اجرا
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
چکیده انگلیسی

As the impact of the communication architecture on performance grows in a Multiprocessor System-on-Chip (MPSoC) design, the need for performance analysis in the early stage in order to consider various communication architectures is also increasing. While a simulation is commonly performed for performance evaluation of an MPSoC, it often suffers from a lengthy run time as well as poor performance coverage due to limited input stimuli or their ad hoc applications. In this paper, we propose a novel system-level performance analysis method to estimate the performance distribution of an MPSoC. Our approach consists of two techniques: (1) analytical model of on-chip crossbar-based communication architectures and (2) enumeration of task-level execution time variations for a target application. The execution time variation of tasks is efficiently captured by a memory access workload model. Thus, the proposed approach leads to better performance coverage for an MPSoC application in a reasonable computation time than the simulation-based approach. The experimental results validate the accuracy, efficiency, and practical usage of the proposed approach.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microprocessors and Microsystems - Volume 38, Issue 3, May 2014, Pages 233–245
نویسندگان
, ,