کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
462724 696892 2014 4 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Exploiting processor features to implement error detection in reduced precision matrix multiplications
ترجمه فارسی عنوان
بهره برداری از ویژگی های پردازنده برای پیاده سازی تشخیص خطا در کاهش ضریب ماتریس دقت دقیق
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
چکیده انگلیسی

Modern processors incorporate complex arithmetic units that can work with large word-lengths. Those units are useful for applications that require high precision. There are however, many applications for which the use of reduced precision is sufficient. In those cases, one possibility is to use the large word-length arithmetic units to implement reduced precision operations with additional error detection. In this paper, this idea is explored for the case of matrix multiplications. A technique is presented and evaluated. The results show that it can detect most errors and that for large matrixes the overhead in terms of execution time is small.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microprocessors and Microsystems - Volume 38, Issue 6, August 2014, Pages 581–584
نویسندگان
, , , , ,