کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
462882 696921 2011 9 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Design of a performance enhanced and power reduced dual-crossbar Network-on-Chip (NoC) architecture
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
Design of a performance enhanced and power reduced dual-crossbar Network-on-Chip (NoC) architecture
چکیده انگلیسی

The input buffers of the current packet-switched Network-on-Chip (NoC) architectures consume a significant portion of the total power of the interconnection network. Reducing the size of input buffers would result in degraded performance, while eliminating all buffers would result in increased power at high network load. In this article, we propose DXbar: an innovative dual-crossbar design. By combining the advantages of buffered and bufferless networks, we achieve at least 20% performance improvement in terms of throughput and latency, and at least 20% power saving over buffered networks with virtual channels. Furthermore, DXbar can outperform current bufferless networks with deflecting and dropping protocols while consuming at most half of the power.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microprocessors and Microsystems - Volume 35, Issue 2, March 2011, Pages 110–118
نویسندگان
, , ,