کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
462947 696935 2010 11 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A scalable and embedded FPGA architecture for efficient computation of grey level co-occurrence matrices and Haralick textures features
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
A scalable and embedded FPGA architecture for efficient computation of grey level co-occurrence matrices and Haralick textures features
چکیده انگلیسی

This paper presents a novel and optimized embedded architecture based FPGA for an efficient and fast computation of grey level co-occurrence matrices (GLCM) and Haralick textures features for use in high throughput image analysis applications where time performance is critical. The originality of this architecture allows for a scalable and a totally embedded on Chip FPGA for the processing of large images. The architecture was implemented on Xilinx Virtex-FPGAs without the use of external memory and/or host machine. The implementations demonstrate that our proposed architecture can deliver a high reduction of the memory and FPGA logic requirements when compared with the state of the art counterparts and it also achieves much improved processing times when compared against optimized software implementation running on a conventional general purpose processor.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microprocessors and Microsystems - Volume 34, Issue 1, February 2010, Pages 14–24
نویسندگان
, , ,