کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
463065 696950 2008 11 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Integer-pixel motion estimation H.264/AVC accelerator architecture with optimal memory management
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
Integer-pixel motion estimation H.264/AVC accelerator architecture with optimal memory management
چکیده انگلیسی

This paper presents an improved accelerator core for H.264/AVC video-coding motion estimation. The proposed hardware architecture meets the integer-pixel, full-search block-matching algorithm requirements with an optimal memory management and an effective data-path. Performance characteristics like low latency, high processing speed and efficiency near 100% are achieved without a high control overhead. The core calculates the 41 best motion vectors using a pipeline process. It is composed of a systolic 16 × 16 processor elements array, a sum of absolute differences adder tree and a Lagrangian rate/distortion cost optimizer. Implementation results based on FPGA devices in a system on chip (SoC) structure using VHDL are included.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microprocessors and Microsystems - Volume 32, Issue 2, March 2008, Pages 68–78
نویسندگان
, , , ,