کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
490019 705245 2015 6 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Analysis and Design of Subthreshold Leakage Power-aware Ripple Carry Adder at Circuit-level Using 90nm Technology
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر علوم کامپیوتر (عمومی)
پیش نمایش صفحه اول مقاله
Analysis and Design of Subthreshold Leakage Power-aware Ripple Carry Adder at Circuit-level Using 90nm Technology
چکیده انگلیسی

The design space of Wireless Sensor Network mainly focuses on power-aware circuits. As the event-triggering nature of the circuit places itself in Standby mode for longer time, the leakage power shoots up and increases its power consumption. Out of many leakage components, subthreshold leakage power (Psub_leak) is the dominant one, which is reduced by the proposed technique called Short-Pulse Power Gated Approach (SPOGA). The adder is the basic digital subsystem in the signal processing blocks and Ripple Carry Adder (RCA) is analyzed in the context of Psub_leak at circuit-level of abstraction using Cadence GPDK090. The Psub_leak reduces significantly with the 35% to 40% leakage savings in comparison with conventional and Multi-Threshold CMOS (MTCMOS) based RCA.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Procedia Computer Science - Volume 48, 2015, Pages 660-665