کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
5003194 1368468 2006 6 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Implementation of a modified Os-Cfar processor using FPGA technology
موضوعات مرتبط
مهندسی و علوم پایه سایر رشته های مهندسی مکانیک محاسباتی
پیش نمایش صفحه اول مقاله
Implementation of a modified Os-Cfar processor using FPGA technology
چکیده انگلیسی
The main task of the radar is to make decisions without operator intervention. This decision is hampered by noise and interference. The Constant False Alarm Rate CFAR detector allows the radar to adjust its sensitivity while keeping the false-alarm rate reasonably constant. A CFAR based on an Ordered Statistic OS techniquc needs a large processing time, which limits its use. In this paper two modified OS-CFARs are proposed and their FPGA architectures are hierarchically implemented on Xilinx Virtex FPGA-XCV 1000-6 using the schematic option and functionality simulated using Xilinx foundation 2.1i. The results were compared with that obtained using MATIAB subroutines.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: IFAC Proceedings Volumes - Volume 39, Issue 21, February 2006, Pages 242-247
نویسندگان
, ,