کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
5022891 1369773 2016 14 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Original ArticleEfficient BinDCT hardware architecture exploration and implementation on FPGA
موضوعات مرتبط
مهندسی و علوم پایه شیمی شیمی (عمومی)
پیش نمایش صفحه اول مقاله
Original ArticleEfficient BinDCT hardware architecture exploration and implementation on FPGA
چکیده انگلیسی

This paper presents a hardware module design for the forward Binary Discrete Cosine Transform (BinDCT) and its implementation on a field programmable gate array device. Different architectures of the BinDCT module were explored to ensure the maximum efficiency. The elaboration of these architectures included architectural design, timing and pipeline analysis, hardware description language modeling, design synthesis, and implementation. The developed BinDCT hardware module presents a high efficiency in terms of operating frequency and hardware resources, which has made it suitable for the most recent video standards with high image resolution and refresh frequency. Additionally, the high hardware efficiency of the BinDCT would make it a very good candidate for time and resource-constrained applications. By comparison with several recent implementations of discrete cosine transform approximations, it has been shown that the proposed hardware BinDCT module presents the best performances.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Journal of Advanced Research - Volume 7, Issue 6, November 2016, Pages 909-922
نویسندگان
, , , ,