کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
556253 | 874383 | 2015 | 6 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
Power efficient and high performance VLSI architecture for AES algorithm
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
موضوعات مرتبط
مهندسی و علوم پایه
مهندسی کامپیوتر
سیستم های اطلاعاتی
پیش نمایش صفحه اول مقاله

چکیده انگلیسی
Advanced encryption standard (AES) algorithm has been widely deployed in cryptographic applications. This work proposes a low power and high throughput implementation of AES algorithm using key expansion approach. We minimize the power consumption and critical path delay using the proposed high performance architecture. It supports both encryption and decryption using 256-bit keys with a throughput of 0.06 Gbps. The VHDL language is utilized for simulating the design and an FPGA chip has been used for the hardware implementations. Experimental results reveal that the proposed AES architectures offer superior performance than the existing VLSI architectures in terms of power, throughput and critical path delay.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Journal of Electrical Systems and Information Technology - Volume 2, Issue 2, September 2015, Pages 178–183
Journal: Journal of Electrical Systems and Information Technology - Volume 2, Issue 2, September 2015, Pages 178–183
نویسندگان
K. Kalaiselvi, H. Mangalam,