کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
6885987 1444586 2017 33 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Decimal addition on FPGA based on a mixed BCD/excess-6 representation
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
Decimal addition on FPGA based on a mixed BCD/excess-6 representation
چکیده انگلیسی
Decimal arithmetic has recovered the attention in the field of computer arithmetic due to decimal precision requirements of application domains like financial, commercial and internet. In this paper, we propose a new decimal adder on FPGA based on a mixed BCD/excess-6 representation that improves the state-of-the-art decimal adders targeting high-end FPGAs. Using the proposed decimal adder, a multioperand adder and a mixed binary/decimal adder are also proposed. The results show that the new decimal adder is very efficient improving the area and delay of previous state of the art decimal adders, multioperand decimal addition and binary/decimal addition.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microprocessors and Microsystems - Volume 55, November 2017, Pages 91-99
نویسندگان
, ,