کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
765979 1462523 2012 10 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
High Hardware Utilization and Low Memory Block Requirement Decoding of QC-LDPC Codes
موضوعات مرتبط
مهندسی و علوم پایه سایر رشته های مهندسی مهندسی هوافضا
پیش نمایش صفحه اول مقاله
High Hardware Utilization and Low Memory Block Requirement Decoding of QC-LDPC Codes
چکیده انگلیسی

This paper presents a simple yet effective decoding for general quasi-cyclic low-density parity-check (QC-LDPC) codes, which not only achieves high hardware utility efficiency (HUE), but also brings about great memory block reduction without any performance degradation. The main idea is to split the check matrix into several row blocks, then to perform the improved message passing computations sequentially block by block. As the decoding algorithm improves, the sequential tie between the two-phase computations is broken, so that the two-phase computations can be overlapped which bring in high HUE. Two overlapping schemes are also presented, each of which suits a different situation. In addition, an efficient memory arrangement scheme is proposed to reduce the great memory block requirement of the LDPC decoder. As an example, for the 0.4 rate LDPC code selected from Chinese Digital TV Terrestrial Broadcasting (DTTB), our decoding saves over 80% memory blocks compared with the conventional decoding, and the decoder achieves 0.97 HUE. Finally, the 0.4 rate LDPC decoder is implemented on an FPGA device EP2S30 (speed grade −5). Using 8 row processing units, the decoder can achieve a maximum net throughput of 28.5 Mbps at 20 iterations.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Chinese Journal of Aeronautics - Volume 25, Issue 5, October 2012, Pages 747-756