کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
865461 909669 2009 9 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Architecture Design of a Variable Length Instruction Set VLIW DSP
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه سایر رشته های مهندسی مهندسی (عمومی)
پیش نمایش صفحه اول مقاله
Architecture Design of a Variable Length Instruction Set VLIW DSP
چکیده انگلیسی
The cost of the central register file and the size of the program code limit the scalability of very long instruction word (VLIW) processors with increasing numbers of functional units. This paper presents the architectural design of a six-way VLIW digital signal processor (DSP) with clustered register files. The architecture uses a variable length instruction set and supports dynamic instruction dispatching. The one-level memory system architecture of the processor includes 16-KB instruction and data caches and 16-KB instruction and data on-chip RAM. A compiler based on the Open64 was developed for the system. Evaluations show that the processor is suitable for high performance applications with a high code density and small program code size.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Tsinghua Science & Technology - Volume 14, Issue 5, October 2009, Pages 561-569
نویسندگان
, , , , ,