کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
865547 1470868 2008 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Register Allocation Algorithm for High-Level Circuit Synthesis for Improved Testability
موضوعات مرتبط
مهندسی و علوم پایه سایر رشته های مهندسی مهندسی (عمومی)
پیش نمایش صفحه اول مقاله
Register Allocation Algorithm for High-Level Circuit Synthesis for Improved Testability
چکیده انگلیسی
Register allocation in high-level circuit synthesis is important not only for reducing area, delay, and power overheads, but also for improving the testability of the synthesized circuits. This paper presents an improved register allocation algorithm that improves the testability called weighted graph-based balanced register allocation for high-level circuit synthesis. The controllability and observability of the registers and the self-loop elimination are analyzed to form a weighted conflict graph, where the weight of the edge between two nodes denotes the tendency of the two variables to share the same register. Then the modified desaturation algorithm is used to dynamically modify the weights to obtain a final balanced register allocation which improves the testability of the synthesized circuits. Tests on some benchmarks show that the algorithm gives a higher fault coverage than other algorithms with less area overhead and even less time delay.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Tsinghua Science & Technology - Volume 13, Issue 6, December 2008, Pages 836-842
نویسندگان
, , , , ,