کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
10364733 871787 2015 8 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Node-to-node error sensitivity analysis using a graph based approach for VLSI logic circuits
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Node-to-node error sensitivity analysis using a graph based approach for VLSI logic circuits
چکیده انگلیسی
Shrinking the transistors size and supply voltage in the advanced VLSI logic circuits, significantly increases the susceptibility of the circuits to soft errors. Therefore, analysis of the effects on other nodes, caused by the soft errors occurring at each individual node is an essential step for VLSI logic circuit design. In this paper, a novel approach based on the Mason's gain formula, for the node-to-node sensitivity analysis of logic circuits is proposed. Taking advantage of matrix sparsity, the runtime and the memory requirement of the proposed approach become scalable. Also, taking the effects of reconvergent paths into account, the accuracy of the proposed approach is improved considerably. According to the simulation results, the proposed approach runs 4.7× faster than those proposed in the prior works while its computational complexity is O(N1.07) on the average.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 55, Issue 1, January 2015, Pages 264-271
نویسندگان
, ,