کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
1530127 995787 2010 4 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Application of high-k dielectric stacks charge trapping for CMOS technology
موضوعات مرتبط
مهندسی و علوم پایه مهندسی مواد مواد الکترونیکی، نوری و مغناطیسی
پیش نمایش صفحه اول مقاله
Application of high-k dielectric stacks charge trapping for CMOS technology
چکیده انگلیسی

The effect of constant negative voltage stress on charge trapping and interface states of Al/HfO2/SiOxNy/Si structures are investigated. The reduction in the capacitance of C–t characteristics and a significant shift in C–V curves towards negative voltage axis reveal that the charge trapping/detrapping occurs at the Si/SiOxNy/HfO2 interface and HfO2 bulk. However, there is a relative increase in gate leakage current as a function of the voltage stress and time, owing to the trap-assisted tunnelling. It is suggested that these traps are probably Hf–OH neutral centers, originating from the breaking of bridging Si–OH and Si–NH bonds by mobile H+ protons. This has potential application in non-volatile CMOS memory devices.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Materials Science and Engineering: B - Volume 166, Issue 2, 25 January 2010, Pages 170–173
نویسندگان
, , ,