کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
1822360 1526326 2015 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Low area 4-bit 5 MS/s flash-type digitizer for hybrid-pixel detectors - Design study in 180 nm and 40 nm CMOS
کلمات کلیدی
موضوعات مرتبط
مهندسی و علوم پایه فیزیک و نجوم ابزار دقیق
پیش نمایش صفحه اول مقاله
Low area 4-bit 5 MS/s flash-type digitizer for hybrid-pixel detectors - Design study in 180 nm and 40 nm CMOS
چکیده انگلیسی
We report on the design of a 4-bit flash ADC with dynamic offset correction dedicated to measurement systems based on a pixel architecture. The presented converter was manufactured in two CMOS technologies: widespread and economical 180 nm and modern 40 nm process. The designs are optimized for the lowest area occupancy resulting in chip areas of 160×55 µm2 and 35×25 µm2. The experimental results indicate integral nonlinearity of +0.35/−0.21 LSB and +0.28/−0.25 LSB and power consumption of 52 µW and 17 µW at 5 MS/s for the prototypes in 180 nm and 40 nm technologies respectively.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment - Volume 800, 11 November 2015, Pages 104-110
نویسندگان
, ,