کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
457732 696030 2014 23 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A framework for post-silicon realization of arbitrary instruction extensions on reconfigurable data-paths
ترجمه فارسی عنوان
یک چارچوب برای تحقق پس از سیلیکون از دستورالعملهای دلخواه در مسیرهای مسیریابی قابل تنظیم
کلمات کلیدی
محاسبات قابل تنظیم، فرمت آموزش، اکتشاف معماری، مسیر داده سخت افزار، شتاب برنامه
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
چکیده انگلیسی

In this paper we present a framework for realizing arbitrary instruction set extensions (IE) that are identified post-silicon. The proposed framework has two components viz., an IE synthesis methodology and the architecture of a reconfigurable data-path for realization of the such IEs. The IE synthesis methodology ensures maximal utilization of resources on the reconfigurable data-path. In this context we present the techniques used to realize IEs for applications that demand high throughput or those that must process data streams. The reconfigurable hardware called HyperCell comprises a reconfigurable execution fabric. The fabric is a collection of interconnected compute units. A typical use case of HyperCell is where it acts as a co-processor with a host and accelerates execution of IEs that are defined post-silicon. We demonstrate the effectiveness of our approach by evaluating the performance of some well-known integer kernels that are realized as IEs on HyperCell. Our methodology for realizing IEs through HyperCells permits overlapping of potentially all memory transactions with computations. We show significant improvement in performance for streaming applications over general purpose processor based solutions, by fully pipelining the data-path.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Journal of Systems Architecture - Volume 60, Issue 7, August 2014, Pages 592–614
نویسندگان
, , , , , , , , , ,