کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
458033 696095 2010 8 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
FPGA schemes for minimizing the power-throughput trade-off in executing the Advanced Encryption Standard algorithm
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
FPGA schemes for minimizing the power-throughput trade-off in executing the Advanced Encryption Standard algorithm
چکیده انگلیسی

Today most research involving the execution of the Advanced Encryption Standard (AES) algorithm falls into three areas: ultra-high-speed encryption, very low power consumption, and algorithmic integrity. This study’s focus is on how to lower the power consumption of an FPGA-based encryption scheme with minimum effect on performance. Three novel FPGA schemes are introduced and evaluated. These schemes are compared in terms of architectural and performance differences, as well as the power consumption rates. The results show that the proposed schemes are able to reduce the logic and signal power by 60% and 27%, respectively on a Virtex 2 Pro FPGA while maintaining a high level of throughput.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Journal of Systems Architecture - Volume 56, Issues 2–3, February–March 2010, Pages 116–123
نویسندگان
, ,