کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
460953 696492 2014 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Hardware support for memory protection in sensor nodes
ترجمه فارسی عنوان
پشتیبانی سخت افزاری برای محافظت از حافظه در گره های حسگر
کلمات کلیدی
اجازه دسترسی، حالت منحصر به فرد، حفاظت از حافظه، گره سنسور
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
چکیده انگلیسی

With reference to the typical hardware configuration of a sensor node, we present the architecture of a memory protection unit (MPU) designed as a low-complexity addition to the microcontroller. The MPU is aimed at supporting memory protection and the privileged execution mode. It is connected to the system buses, and is seen by the processor as a memory-mapped input/output device. The contents of the internal MPU registers specify the composition of the protection contexts of the running program in terms of access rights for the memory pages. The MPU generates a hardware interrupt to the processor when it detects a protection violation. The proposed MPU architecture is evaluated from a number of salient viewpoints, which include the distribution, review and revocation of access permissions, and the support for important memory protection paradigms, including hierarchical contexts and protection rings.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microprocessors and Microsystems - Volume 38, Issue 3, May 2014, Pages 226–232
نویسندگان
,