کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
462745 696895 2014 12 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Design and evaluation of a high throughput QoS-aware and congestion-aware router architecture for Network-on-Chip
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر شبکه های کامپیوتری و ارتباطات
پیش نمایش صفحه اول مقاله
Design and evaluation of a high throughput QoS-aware and congestion-aware router architecture for Network-on-Chip
چکیده انگلیسی

This paper proposes a novel QoS-aware and congestion-aware Network-on-Chip architecture that not only enables quality-oriented network transmission and maintains a feasible implementation cost but also well balance traffic load inside the network to enhance overall throughput. By differentiating application traffic into different service classes, bandwidth allocation is managed accordingly to fulfill QoS requirements. Incorporating with congestion control scheme which consists of dynamic arbitration and adaptive routing path selection, high priority traffic is directed to less congested areas and is given preference to available resources. Simulation results show that average latency of high priority and overall traffic is improved dramatically for various traffic patterns. Cost evaluation results also show that the proposed router architecture requires negligible cost overhead but provides better performance for both advanced mesh NoC platforms.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microprocessors and Microsystems - Volume 38, Issue 4, June 2014, Pages 304–315
نویسندگان
, ,