کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
544936 871795 2013 9 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Analysis and mitigation of BTI aging in register file: An application driven approach
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Analysis and mitigation of BTI aging in register file: An application driven approach
چکیده انگلیسی

Analysis and tackling of time-dependent aging wearout effects are important design objectives in microprocessor designs. Application induced stress, combined with circuit-architectural design styles creates widely diverging wearout characteristics in a processor datapath. Moreover, in a typical case in desktop computing, different applications can interleave. This interleaving can cause destructive interference in stress patterns leading to substantially worse aging effect than an isolated application. We investigate NBTI and PBTI wearout degradation in a register file using a comprehensive circuit-architectural analysis of SRAM cells, and show that recently proposed periodic bit inversion is unable to cope with interleaving application induced stress. We propose two novel micro-architecture techniques to mitigate this limitation. Our techniques reduce the Static Noise Margin (SNM) by 3.6×, while improving the degradation uncertainty by 14× over current state-of-the-art techniques. Our overhead analysis shows that both area and power overheads of our proposed technique can be minimal in the context of the reliability improvement it provides.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 53, Issue 1, January 2013, Pages 105–113
نویسندگان
, ,