کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
545187 1450553 2010 5 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Modeling the effect of barrier thickness and low-k dielectric on circuit reliability using 3D model
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Modeling the effect of barrier thickness and low-k dielectric on circuit reliability using 3D model
چکیده انگلیسی

The continuous scaling down of the device size and escalating circuit speed drives the requirement for EM-resistant Cu interconnect with diffusion barrier and the low-k dielectric. The study of barrier layer thickness and low-k dielectric effect in a complete 3D circuit is necessary as the actual physical implementation of an integrated circuit in a wafer is indeed 3D in nature. This paper investigates the effect of barrier layer thickness and low-k dielectric on the circuit reliability of a complete 3D circuit model. It was found that the maximum atomic flux divergence (AFD) value increases with decreasing barrier layer thickness, which implied a shorter EM lifetime with thinner barrier. Low-k dielectric will give a higher maximum AFD due to higher stress gradient, and thus a shorter EM lifetime.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 50, Issues 9–11, September–November 2010, Pages 1327–1331
نویسندگان
, ,