کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
545601 871834 2010 8 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
The use of Mahalanobis–Taguchi System to improve flip-chip bumping height inspection efficiency
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
The use of Mahalanobis–Taguchi System to improve flip-chip bumping height inspection efficiency
چکیده انگلیسی

With the electronics industry advancing rapidly toward faster, smaller, lighter, and cheaper products, flip-chip packaging has been extensively used in microelectronics. The interconnection of the flip-chip offers several advantages over the widely used wire bonding technique. To obtain a reliable interconnection of the flip-chip, it is important to maintain adequate height of bumps that are plated on the chips. The bump height inspection process is time-consuming in practice and often becomes a constraint during production. The present study aims at solving the bump height inspection efficiency problem. Mahalanobis–Taguchi System (MTS) method is used to reduce the number of bump height measurement points whilst maintaining a high-accuracy inspection level. The results indicate that the numbers of bump height inspection features are significantly reduced from 10 to 6 without losing classification accuracy; and inspection time can be reduced by 40%. By reduction of inspection features, the operation time of the bump height inspection process is reduced. Moreover, the inspection staff can select the inspection position in sequence, according to the significance of features selected by the MTS method. Moreover, they can reduce the number of inspection positions to achieve an acceptable height of bumps.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 50, Issue 3, March 2010, Pages 407–414
نویسندگان
, ,