کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
545920 871857 2008 9 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Clock aligner based on delay locked loop with double edge synchronization
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Clock aligner based on delay locked loop with double edge synchronization
چکیده انگلیسی
In CMOS multistage clock buffer design, the duty-cycle of clock is liable to be changed when the clock passes through several buffer stages. The pulse-width may be changed due to unbalance of the p- and n-OS transistors in the long buffer. This paper describes a delay locked loop with double edge synchronization for use in a clock alignment process. Results of its SPICE simulation, that relate to 1.2 μm CMOS technology, shown that the duty-cycle of the multistage output pulses can be precisely adjusted to (50 ± 1)% within the operating frequency range, from 55 MHz up to 166 MHz.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 48, Issue 1, January 2008, Pages 158-166
نویسندگان
, ,