کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
546758 1450546 2015 9 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
A dual-rail compact defect-tolerant multiplexer
ترجمه فارسی عنوان
چند ضلعی مقاوم در برابر ضعف جمع و جور دوطرفه؟
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
چکیده انگلیسی


• We explore robustness of dual-rail and single-ended multiplexer structures.
• We compare different multiplexer architectures using a suitable design metric.
• Robustness gain using DCVS multiplexers in a LUT is evaluated.
• We studied the effect of aging phenomena on the proposed DCVS multiplexer.

As the dimensions of CMOS devices scale down to the nanometers, manufacturing defects are becoming a challenging concern in current and future technologies. This work aims at improving defect tolerance in FPGAs which are certainly affected by technology downsizing. Since the cornerstone of the FPGA logic and interconnect resources is the multiplexer, we propose a defect-tolerant multiplexer architecture based on differential logic. This architecture proved to be more resilient to single defects (opens and bridges) than its single-ended standard counterpart and more compact than existing hardened architectures. The architectures were studied under single defect injection by a tool that models several possible defects for a given design according to its extracted netlist. The robustness gain using differential logic was assessed for different sizes of FPGA look-up tables. Eventually, three different aging phenomena resulting in device wear-out were examined. An aging-aware analysis was performed according to an appropriate simulation flow. Results were given for the proposed multiplexer architecture and its standard counterpart.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 55, Issues 3–4, February–March 2015, Pages 662–670
نویسندگان
, , , ,