کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
548238 872186 2012 5 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Investigation on CDM ESD events at core circuits in a 65-nm CMOS process
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Investigation on CDM ESD events at core circuits in a 65-nm CMOS process
چکیده انگلیسی

Among three chip-level electrostatic discharge (ESD) test standards, which were human-body model (HBM), machine model (MM), and charged-device model (CDM), the CDM ESD events became critical due to the larger and faster discharging currents. Besides input/output (I/O) circuits which were connected to I/O pads, core circuits also suffered from CDM ESD events caused by coupled currents between I/O lines and core lines. In this work, the CDM ESD robustness of the core circuits with and without inserting shielding lines were investigated in a 65-nm CMOS process. Verified in a silicon chip, the CDM ESD robustness of the core circuits with shielding lines were degraded. The failure mechanism of the test circuits was also investigated in this work.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 52, Issue 11, November 2012, Pages 2627–2631
نویسندگان
, , ,