کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
548535 872225 2007 7 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Optimal design towards enhancement of board-level thermomechanical reliability of wafer-level chip-scale packages
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Optimal design towards enhancement of board-level thermomechanical reliability of wafer-level chip-scale packages
چکیده انگلیسی

In this paper we study board-level thermomechanical reliability of a wafer-level chip-scale package subjected to an accelerated thermal cycling test condition. Different control factors are considered for a robust design towards enhancement of the thermal fatigue resistance of solder joints. These factors include diameter, pitch, and standoff of the solder joints, size of the solder connection opening on the die side, thickness of the pad on the test board, thickness of the test board, and dimension of the die. The Taguchi method along with the technique of analysis of variance are applied in the robust design process. Importance of these factors on the thermomechanical reliability of the package is ranked and the resulting robust design is further verified.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 47, Issue 1, January 2007, Pages 104–110
نویسندگان
, ,