کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
548572 1450562 2006 11 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
The effect of die attach voiding on the thermal resistance of chip level packages
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
The effect of die attach voiding on the thermal resistance of chip level packages
چکیده انگلیسی

The presence of voids in the die bond region is known to adversely affect the thermal resistance of the packaged chip-level device. Unfortunately, such voids are easily formed in the solder layer during manufacturing, and are found to nucleate, grow and coalesce with thermal cycling. Although the relationship between package thermal resistance and voids has been examined extensively, little data exist concerning the precise effects of void size, configuration and position. The present study allows the experimental investigation of these effects through application of an innovative experimental technique that carefully controls void geometry and distribution. The results show that for small, random voids, the thermal resistance, θjc, increases linearly with void volume percentage, V%, according to the equation θjc = 0.007V + 1.4987, and for large, contiguous voids the increase follows the exponential relationship, θjc = 1.427e0.015V. At 73% voiding, θjc was found to increase 30% and 200% for random and contiguous voids, respectively.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 46, Issues 5–6, May–June 2006, Pages 794–804
نویسندگان
, , ,