کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
6899088 | 1446464 | 2018 | 9 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
A low phase noise gm-boosted DTMOS VCO design in 180Â nm CMOS technology
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
موضوعات مرتبط
مهندسی و علوم پایه
شیمی
شیمی (عمومی)
پیش نمایش صفحه اول مقاله
چکیده انگلیسی
This paper presents the design of a low phase noise voltage controlled oscillator (VCO), which offers higher transconductance (gm) by the use of parallel MOSFETs. Here, two NMOS transistors are connected in parallel with the cross-coupled NMOS transistors of a conventional cross-coupled VCO. So, the total negative conductance offered to the circuit to cancel out the parasitic resistance of the LC-tank is increased. This negative conductance is achieved without dealing with larger transistor size or any other passive elements. Hence, power dissipation and silicon area are reduced. Further, dynamic threshold MOSFET (DTMOS) with a capacitive division technique is implemented to increase the voltage swing, leading to a further decrease in phase noise. The proposed VCO is designed and simulated in UMC 180Â nm technology. It achieves a tuning range of 1.58-1.60Â GHz about 200Â MHz, with 6.09Â mW power consumption at 1.1Â V supply voltage. The phase noise is obtained â40.6 dBc/Hz at 1Â kHz and â120.44 dBc/Hz at 1Â MHz respectively. So, it should be used in transceiver and PLL blocks for low voltage and low phase noise applications.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Karbala International Journal of Modern Science - Volume 4, Issue 2, June 2018, Pages 228-236
Journal: Karbala International Journal of Modern Science - Volume 4, Issue 2, June 2018, Pages 228-236
نویسندگان
Shasanka Sekhar Rout, Satabdi Acharya, Kabiraj Sethi,