کد مقاله | کد نشریه | سال انتشار | مقاله انگلیسی | نسخه تمام متن |
---|---|---|---|---|
6946942 | 1450550 | 2012 | 5 صفحه PDF | دانلود رایگان |
عنوان انگلیسی مقاله ISI
Design of CMOS logic gates with enhanced robustness against aging degradation
دانلود مقاله + سفارش ترجمه
دانلود مقاله ISI انگلیسی
رایگان برای ایرانیان
موضوعات مرتبط
مهندسی و علوم پایه
مهندسی کامپیوتر
سخت افزارها و معماری
پیش نمایش صفحه اول مقاله

چکیده انگلیسی
The continuous scaling in transistor dimensions for improving speed and functionality turns device reliability one of the major concerns for nanometer design. This work aims to evaluate the effects of three aging mechanisms acting on the CMOS logic gate reliability for different styles and topologies. Electrical simulations associated to analytical and Spice wearout models are used to compute the circuit degradation. Simulation results reveal that the restructuring of intra-cell transistor networks avoids up to 17% of delay increase due to aging, while the decomposition of single stage circuits into multi-stage topologies tends to produce worse results in terms of performance aging depreciation.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 52, Issues 9â10, SeptemberâOctober 2012, Pages 1822-1826
Journal: Microelectronics Reliability - Volume 52, Issues 9â10, SeptemberâOctober 2012, Pages 1822-1826
نویسندگان
P.F. Butzen, V. Dal Bem, A.I. Reis, R.P. Ribas,