کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
6947361 1450551 2011 5 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Foundry workflow for dynamic-EFA-based yield ramp
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Foundry workflow for dynamic-EFA-based yield ramp
چکیده انگلیسی
The increasing demand for electrical failure analysis (EFA) in yield enhancement [1] has created new challenges for foundries and their clients. Dynamic EFA techniques, more in demand with the smaller technology nodes, have largely been the domain of the design-house failure analysis (FA) lab. In 2010 on 40 nm packaged parts, a new laser-based technology, laser voltage imaging (LVI) was applied to shift debug and drove physical failure analysis (PFA) success rate to >90%. This is still the case in 2011 on 28 nm ICs. The methodology was validated at the foundry on 32 nm wafers and again drove the PFA success rate to >90%. This paper offers a foundry-friendly methodology made possible by LVI and its fast track to the wafer level.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 51, Issues 9–11, September–November 2011, Pages 1668-1672
نویسندگان
, , , , , , , ,