کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
721472 892313 2006 6 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
PETRI NET DECOMPOSITION APPROACH FOR PARTIAL RECONFIGURATION OF LOGIC CONTROLLERS
موضوعات مرتبط
مهندسی و علوم پایه سایر رشته های مهندسی مکانیک محاسباتی
پیش نمایش صفحه اول مقاله
PETRI NET DECOMPOSITION APPROACH FOR PARTIAL RECONFIGURATION OF LOGIC CONTROLLERS
چکیده انگلیسی

In the paper design method of Reprogrammable Logic Controllers oriented on partial reconfiguration is presented. The Controller is specified by Interpreted Petri net. The Petri net model is decomposed onto a set of State Machine (SM) subnets. Each subnet is modelled using Verilog, and then all subnets are implemented using Field Programmable Gate Arrays (FPGAs). The novel capability of the method is the opportunity for dynamic change of the FPGA configuration with a portion of the original bitstream. Such approach is necessary when a transmission channel for a new configuration is a bottleneck.

ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: IFAC Proceedings Volumes - Volume 39, Issue 17, 2006, Pages 323–328
نویسندگان
,