کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
8181734 1526451 2012 4 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
FPGA implementation of digital constant fraction algorithm with fractional delay for optimal time resolution
موضوعات مرتبط
مهندسی و علوم پایه فیزیک و نجوم ابزار دقیق
پیش نمایش صفحه اول مقاله
FPGA implementation of digital constant fraction algorithm with fractional delay for optimal time resolution
چکیده انگلیسی
In a recent development of a fully digital spectrometer for time differential perturbed angular correlations a true constant fraction trigger (CFT) algorithm was implemented that, however, allowed for integer delays, i.e. integer multiples of the sampling interval, only. With a sampling rate of 1 GS/s and BaF2 scintillators this turned out to be insufficient. Here, we present an extension of the algorithm to fractional delays implemented in field programmable gate arrays (FPGAs). Furthermore, we derive a criterion for the delay for optimum timing based on the steepest slope of the CFT signal. Experimental data are given for LaBr3(Ce) scintillators and 511 keV-511 keV prompt coincidences that corroborate the theoretical result.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment - Volume 674, 11 May 2012, Pages 24-27
نویسندگان
, ,