کد مقاله کد نشریه سال انتشار مقاله انگلیسی نسخه تمام متن
9672234 1450565 2005 12 صفحه PDF دانلود رایگان
عنوان انگلیسی مقاله ISI
Optimizing the hot carrier reliability of N-LDMOS transistor arrays
موضوعات مرتبط
مهندسی و علوم پایه مهندسی کامپیوتر سخت افزارها و معماری
پیش نمایش صفحه اول مقاله
Optimizing the hot carrier reliability of N-LDMOS transistor arrays
چکیده انگلیسی
Smart power management applications often require operation in the 20-30 V range. These applications combine a high performance BiCMOS process with a power lateral DMOS (LDMOS) driver. To obtain high drive current density and minimal on-resistance (Rdson), LDMOS devices are implemented in transistor arrays. Because of the high voltages and currents applied to these devices hot carrier degradation is a real reliability concern. This paper discusses several aspects of N-LDMOS hot carrier reliability including measurement techniques, degradation mechanism, and the effect of both one-dimensional (1-D) and two-dimensional (2-D) layout effects on the hot carrier degradation behavior of these devices. This paper focuses on device layout optimization rather than process changes since layout optimization has the advantage of improving performance without impacting other supported devices.
ناشر
Database: Elsevier - ScienceDirect (ساینس دایرکت)
Journal: Microelectronics Reliability - Volume 45, Issues 7–8, July–August 2005, Pages 1021-1032
نویسندگان
, , ,